[coreboot] [commit] r5368 - in trunk/src: . cpu/x86/mtrr mainboard/via/epia mainboard/via/epia-m northbridge/via/vt8601 southbridge/via/vt8231
repository service
svn at coreboot.org
Wed Apr 7 05:40:38 CEST 2010
Author: stepan
Date: Wed Apr 7 05:40:37 2010
New Revision: 5368
URL: https://tracker.coreboot.org/trac/coreboot/changeset/5368
Log:
clean up age old via epia target.
Signed-off-by: Stefan Reinauer <stepan at coresystems.de>
Acked-by: Stefan Reinauer <stepan at coresystems.de>
Modified:
trunk/src/Kconfig
trunk/src/cpu/x86/mtrr/earlymtrr.c
trunk/src/mainboard/via/epia-m/romstage.c
trunk/src/mainboard/via/epia/romstage.c
trunk/src/northbridge/via/vt8601/raminit.c
trunk/src/southbridge/via/vt8231/vt8231.c
trunk/src/southbridge/via/vt8231/vt8231_early_serial.c
trunk/src/southbridge/via/vt8231/vt8231_early_smbus.c
trunk/src/southbridge/via/vt8231/vt8231_lpc.c
Modified: trunk/src/Kconfig
==============================================================================
--- trunk/src/Kconfig Wed Apr 7 05:11:28 2010 (r5367)
+++ trunk/src/Kconfig Wed Apr 7 05:40:37 2010 (r5368)
@@ -622,7 +622,8 @@
|| NORTHBRIDGE_VIA_VX800 \
|| NORTHBRIDGE_VIA_CX700 \
|| NORTHBRIDGE_AMD_AMDK8 \
- || NORTHBRIDGE_AMD_AMDFAM10)
+ || NORTHBRIDGE_AMD_AMDFAM10 \
+ || SOUTHBRIDGE_VIA_VT8231)
help
This option enables additional SMBus (and SPD) debug messages.
Modified: trunk/src/cpu/x86/mtrr/earlymtrr.c
==============================================================================
--- trunk/src/cpu/x86/mtrr/earlymtrr.c Wed Apr 7 05:11:28 2010 (r5367)
+++ trunk/src/cpu/x86/mtrr/earlymtrr.c Wed Apr 7 05:40:37 2010 (r5368)
@@ -53,7 +53,7 @@
}
#endif
-static void cache_lbmem(int type)
+static inline void cache_lbmem(int type)
{
/* Enable caching for 0 - 1MB using variable mtrr */
disable_cache();
@@ -118,7 +118,7 @@
enable_cache();
}
-static int early_mtrr_init_detected(void)
+static inline int early_mtrr_init_detected(void)
{
msr_t msr;
/* See if MTRR's are enabled.
Modified: trunk/src/mainboard/via/epia-m/romstage.c
==============================================================================
--- trunk/src/mainboard/via/epia-m/romstage.c Wed Apr 7 05:11:28 2010 (r5367)
+++ trunk/src/mainboard/via/epia-m/romstage.c Wed Apr 7 05:40:37 2010 (r5368)
@@ -78,7 +78,6 @@
static void main(unsigned long bist)
{
- unsigned long x;
device_t dev;
/*
Modified: trunk/src/mainboard/via/epia/romstage.c
==============================================================================
--- trunk/src/mainboard/via/epia/romstage.c Wed Apr 7 05:11:28 2010 (r5367)
+++ trunk/src/mainboard/via/epia/romstage.c Wed Apr 7 05:40:37 2010 (r5368)
@@ -13,7 +13,6 @@
#include "cpu/x86/bist.h"
#include "pc80/udelay_io.c"
#include "lib/delay.c"
-#include "cpu/x86/lapic/boot_cpu.c"
#include "lib/debug.c"
#include "southbridge/via/vt8231/vt8231_early_smbus.c"
#include "southbridge/via/vt8231/vt8231_early_serial.c"
@@ -76,10 +75,8 @@
pci_write_config8(dev, 0x63, shadowreg);
}
-static void main(unsigned long bist)
+void main(unsigned long bist)
{
- unsigned long x;
-
if (bist == 0) {
early_mtrr_init();
}
Modified: trunk/src/northbridge/via/vt8601/raminit.c
==============================================================================
--- trunk/src/northbridge/via/vt8601/raminit.c Wed Apr 7 05:11:28 2010 (r5367)
+++ trunk/src/northbridge/via/vt8601/raminit.c Wed Apr 7 05:40:37 2010 (r5368)
@@ -47,7 +47,7 @@
#define DIMM_CL2 0
#endif
-void dimms_read(unsigned long x)
+static void dimms_read(unsigned long x)
{
uint8_t c;
unsigned long eax;
@@ -59,7 +59,7 @@
}
}
-void dimms_write(int x)
+static void dimms_write(int x)
{
uint8_t c;
unsigned long eax = x;
@@ -69,7 +69,8 @@
}
}
-void dumpnorth(device_t north)
+#ifdef CONFIG_DEBUG_RAM_SETUP
+static void dumpnorth(device_t north)
{
unsigned int r, c;
for (r = 0;; r += 16) {
@@ -84,11 +85,11 @@
break;
}
}
+#endif
static void sdram_set_registers(const struct mem_controller *ctrl)
{
device_t north = (device_t) PCI_DEV(0, 0, 0);
- uint8_t c, r;
print_err("vt8601 init starting\n");
print_debug_hex32(north);
@@ -175,7 +176,7 @@
* module. This is just a very early first cut at sizing.
*/
/* we may run out of registers ... */
- unsigned int banks, rows, cols, reg;
+ unsigned int banks, rows, cols;
unsigned int value = 0;
/* unsigned int module = ((0x50 + slot) << 1) + 1; */
unsigned int module = 0x50 + slot;
@@ -213,9 +214,9 @@
}
print_info("\n");
return value;
-
}
+#if 0
static int spd_num_chips(unsigned char slot)
{
unsigned int module = 0x50 + slot;
@@ -226,6 +227,7 @@
width = 8;
return 64 / width;
}
+#endif
static void sdram_set_spd_registers(const struct mem_controller *ctrl)
{
@@ -275,7 +277,6 @@
static void sdram_enable(int controllers, const struct mem_controller *ctrl)
{
- unsigned char i;
static const uint8_t ramregs[] = {
0x5a, 0x5b, 0x5c, 0x5d, 0x5e, 0x5f, 0x56, 0x57
};
Modified: trunk/src/southbridge/via/vt8231/vt8231.c
==============================================================================
--- trunk/src/southbridge/via/vt8231/vt8231.c Wed Apr 7 05:11:28 2010 (r5367)
+++ trunk/src/southbridge/via/vt8231/vt8231.c Wed Apr 7 05:40:37 2010 (r5368)
@@ -12,11 +12,6 @@
/* Base 8231 controller */
static device_t lpc_dev;
-void hard_reset(void)
-{
- printk(BIOS_ERR, "NO HARD RESET ON VT8231! FIX ME!\n");
-}
-
static void keyboard_on(void)
{
unsigned char regval;
Modified: trunk/src/southbridge/via/vt8231/vt8231_early_serial.c
==============================================================================
--- trunk/src/southbridge/via/vt8231/vt8231_early_serial.c Wed Apr 7 05:11:28 2010 (r5367)
+++ trunk/src/southbridge/via/vt8231/vt8231_early_serial.c Wed Apr 7 05:40:37 2010 (r5368)
@@ -31,7 +31,6 @@
static void enable_vt8231_serial(void)
{
- unsigned long x;
uint8_t c;
device_t dev;
outb(6, 0x80);
Modified: trunk/src/southbridge/via/vt8231/vt8231_early_smbus.c
==============================================================================
--- trunk/src/southbridge/via/vt8231/vt8231_early_smbus.c Wed Apr 7 05:11:28 2010 (r5367)
+++ trunk/src/southbridge/via/vt8231/vt8231_early_smbus.c Wed Apr 7 05:40:37 2010 (r5368)
@@ -107,6 +107,7 @@
return loops ? 0 : -3;
}
+#if 0
void smbus_reset(void)
{
outb(HOST_RESET, SMBUS_IO_BASE + SMBHSTSTAT);
@@ -119,7 +120,9 @@
print_debug_hex8(inb(SMBUS_IO_BASE + SMBHSTSTAT));
print_debug("\n");
}
+#endif
+#if CONFIG_DEBUG_SMBUS
static void smbus_print_error(unsigned char host_status_register)
{
@@ -142,6 +145,7 @@
print_err("Host Busy\n");
}
}
+#endif
/*
* Copied from intel/i82801dbm early smbus code - suggested by rgm.
@@ -150,7 +154,6 @@
*/
static int smbus_read_byte(unsigned device, unsigned address)
{
- unsigned char global_control_register;
unsigned char global_status_register;
unsigned char byte;
Modified: trunk/src/southbridge/via/vt8231/vt8231_lpc.c
==============================================================================
--- trunk/src/southbridge/via/vt8231/vt8231_lpc.c Wed Apr 7 05:11:28 2010 (r5367)
+++ trunk/src/southbridge/via/vt8231/vt8231_lpc.c Wed Apr 7 05:40:37 2010 (r5368)
@@ -10,7 +10,6 @@
/* PIRQ init
*/
-void pci_assign_irqs(unsigned bus, unsigned slot, const unsigned char pIntAtoD[4]);
static const unsigned char southbridgeIrqs[4] = { 11, 5, 10, 12 };
static const unsigned char enetIrqs[4] = { 11, 5, 10, 12 };
static const unsigned char slotIrqs[4] = { 5, 10, 12, 11 };
@@ -55,7 +54,6 @@
static void vt8231_init(struct device *dev)
{
unsigned char enables;
- struct southbridge_via_vt8231_config *conf = dev->chip_info;
printk(BIOS_DEBUG, "vt8231 init\n");
@@ -130,7 +128,7 @@
rtc_init(0);
}
-void vt8231_read_resources(device_t dev)
+static void vt8231_read_resources(device_t dev)
{
struct resource *res;
More information about the coreboot
mailing list