[coreboot-gerrit] Patch set updated for coreboot: southbridge/i82801gx: Fix sata AHCI for desktop models on ICH7
Damien Zammit (damien@zamaudio.com)
gerrit at coreboot.org
Thu Jan 14 01:04:24 CET 2016
Damien Zammit (damien at zamaudio.com) just uploaded a new patch set to gerrit, which you can find at https://review.coreboot.org/12923
-gerrit
commit b0a8ef79f324567c715bba2dd40a9dc9fedda89a
Author: Damien Zammit <damien at zamaudio.com>
Date: Wed Jan 13 22:27:48 2016 +1100
southbridge/i82801gx: Fix sata AHCI for desktop models on ICH7
Tested on Intel D510MO
Before this patch, I was unable to get the SATA controller into AHCI
mode. That is, I could never see PCI ID 8086:27c1 appearing on the bus.
With sata_ahci set, controller now goes into AHCI mode and works. 8086:27c1
Need to test this on a X60 with AHCI enabled to ensure no regressions with
8086:27c5 (AHCI mode for mobile ich7)
Change-Id: I4a3eabb5773106a0825fa2f30ee400fbfe636c7f
Signed-off-by: Damien Zammit <damien at zamaudio.com>
---
src/southbridge/intel/i82801gx/i82801gx.c | 6 ++
src/southbridge/intel/i82801gx/sata.c | 108 +++++++++++++++++++++++-------
src/southbridge/intel/i82801gx/sata.h | 5 ++
3 files changed, 94 insertions(+), 25 deletions(-)
diff --git a/src/southbridge/intel/i82801gx/i82801gx.c b/src/southbridge/intel/i82801gx/i82801gx.c
index e344458..6d97088 100644
--- a/src/southbridge/intel/i82801gx/i82801gx.c
+++ b/src/southbridge/intel/i82801gx/i82801gx.c
@@ -18,6 +18,7 @@
#include <device/device.h>
#include <device/pci.h>
#include "i82801gx.h"
+#include "sata.h"
#if !CONFIG_MMCONF_SUPPORT_DEFAULT
#error ICH7 requires CONFIG_MMCONF_SUPPORT_DEFAULT
@@ -31,6 +32,11 @@ void i82801gx_enable(device_t dev)
reg32 = pci_read_config32(dev, PCI_COMMAND);
reg32 |= PCI_COMMAND_SERR;
pci_write_config32(dev, PCI_COMMAND, reg32);
+
+ if (dev->path.pci.devfn == PCI_DEVFN(31, 2)) {
+ printk(BIOS_DEBUG, "Set SATA mode early\n");
+ sata_enable(dev);
+ }
}
struct chip_operations southbridge_intel_i82801gx_ops = {
diff --git a/src/southbridge/intel/i82801gx/sata.c b/src/southbridge/intel/i82801gx/sata.c
index 29f878d..8f93aed 100644
--- a/src/southbridge/intel/i82801gx/sata.c
+++ b/src/southbridge/intel/i82801gx/sata.c
@@ -2,6 +2,7 @@
* This file is part of the coreboot project.
*
* Copyright (C) 2008-2009 coresystems GmbH
+ * Copyright (C) 2016 Damien Zammit <damien at zamaudio.com>
*
* This program is free software; you can redistribute it and/or
* modify it under the terms of the GNU General Public License as
@@ -19,14 +20,73 @@
#include <device/pci.h>
#include <device/pci_ids.h>
#include "i82801gx.h"
+#include "sata.h"
typedef struct southbridge_intel_i82801gx_config config_t;
+void sata_enable(struct device *dev)
+{
+ u8 reg8;
+
+ /* Get the chip configuration */
+ config_t *config = dev->chip_info;
+
+ /* SATA configuration */
+ pci_write_config32(dev, 0x94,
+ pci_read_config32(dev, 0x94) | (1 << 23) | (3 << 7));
+
+ if (config->sata_ahci) {
+ /* Set map to ahci */
+ reg8 = pci_read_config8(dev, 0x90);
+ reg8 &= ~0xc3;
+ reg8 |= 0x40;
+ pci_write_config8(dev, 0x90, reg8);
+
+ /* Set subclass to ahci */
+ pci_write_config8(dev, 0x0a, 0x6);
+ } else {
+ /* Set map to ide */
+ reg8 = pci_read_config8(dev, 0x90);
+ reg8 &= ~0xc3;
+ pci_write_config8(dev, 0x90, reg8);
+
+ /* Set subclass to ide */
+ pci_write_config8(dev, 0x0a, 0x1);
+ }
+
+ /* At this point, the new pci id will appear on the bus */
+}
+
+static u8 get_ich7_model(void)
+{
+ struct device *lpc;
+
+ lpc = dev_find_slot(0, PCI_DEVFN(31, 0));
+
+ switch (pci_read_config16(lpc, 0x2)) {
+ case 0x27b0:
+ case 0x27b8:
+ return ICH7;
+ case 0x27b9:
+ case 0x27bd:
+ return ICH7M;
+ case 0x27bc:
+ return NM10;
+ default:
+ printk(BIOS_ERR,
+ "i82801gx_sata: error: cannot determine ICH7 model\n");
+ return 0;
+ }
+}
+
static void sata_init(struct device *dev)
{
u32 reg32;
u16 reg16;
+ u8 reg8;
u32 *ahci_bar;
+ u8 ichtype;
+ u8 ports;
/* Get the chip configuration */
config_t *config = dev->chip_info;
@@ -38,7 +98,25 @@ static void sata_init(struct device *dev)
return;
}
- /* SATA configuration */
+ /* Get ICH7 model */
+ ichtype = get_ich7_model();
+
+ /* Enable clock gating for unused ports */
+ switch (ichtype) {
+ default:
+ case ICH7:
+ ports = 0xf;
+ break;
+ case ICH7M:
+ ports = 0x5;
+ break;
+ case NM10:
+ ports = 0x3;
+ break;
+ }
+ reg8 = ((~ports) & 0xf) << 24;
+ pci_write_config32(dev, 0x94,
+ pci_read_config32(dev, 0x94) | reg8);
/* Enable BARs */
pci_write_config16(dev, PCI_COMMAND, 0x0007);
@@ -86,34 +164,14 @@ static void sata_init(struct device *dev)
/* Interrupt Pin is set by D31IP.PIP */
pci_write_config8(dev, INTR_LN, 0x0a);
- /* Set timings */
- pci_write_config16(dev, IDE_TIM_PRI, IDE_DECODE_ENABLE |
- IDE_ISP_3_CLOCKS | IDE_RCT_1_CLOCKS |
- IDE_PPE0 | IDE_IE0 | IDE_TIME0);
- pci_write_config16(dev, IDE_TIM_SEC, IDE_DECODE_ENABLE |
- IDE_ISP_5_CLOCKS | IDE_RCT_4_CLOCKS);
-
- /* Sync DMA */
- pci_write_config16(dev, IDE_SDMA_CNT, IDE_PSDE0);
- pci_write_config16(dev, IDE_SDMA_TIM, 0x0001);
-
- /* Set IDE I/O Configuration */
- reg32 = SIG_MODE_PRI_NORMAL | FAST_PCB1 | FAST_PCB0 | PCB1 | PCB0;
- pci_write_config32(dev, IDE_CONFIG, reg32);
-
- /* Set Sata Controller Mode. */
- pci_write_config8(dev, 0x90, 0x40); // 40=AHCI
-
/* In ACHI mode, bit[3:0] must always be set
* (Port status is controlled through AHCI BAR)
+ * Different settings for different controller models.
*/
- pci_write_config8(dev, 0x92, 0x0f);
+ pci_write_config8(dev, 0x92, ports);
ahci_bar = (u32 *)(pci_read_config32(dev, 0x27) & ~0x3ff);
ahci_bar[3] = config->sata_ports_implemented;
-
- /* SATA Initialization register */
- pci_write_config32(dev, 0x94, 0x1a000180);
} else {
printk(BIOS_DEBUG, "SATA controller in plain mode.\n");
/* Set Sata Controller Mode. No Mapping(?) */
@@ -211,11 +269,11 @@ static struct device_operations sata_ops = {
static const unsigned short sata_ids[] = {
0x27c0, /* Desktop Non-AHCI and Non-RAID Mode: 82801GB/GR/GDH (ICH7/ICH7R/ICH7DH) */
+ 0x27c1, /* Desktop AHCI Mode: 82801GB/GR/GDH (ICH7/ICH7R/ICH7DH) */
0x27c4, /* Mobile Non-AHCI and Non-RAID Mode: 82801GBM/GHM (ICH7-M/ICH7-M DH) */
+ 0x27c5, /* Mobile AHCI Mode: 82801GBM/GHM (ICH7-M/ICH7-M DH) */
/* NOTE: Any of the below are not properly supported yet. */
- 0x27c1, /* Desktop AHCI Mode: 82801GB/GR/GDH (ICH7/ICH7R/ICH7DH) */
0x27c3, /* Desktop RAID mode: 82801GB/GR/GDH (ICH7/ICH7R/ICH7DH) */
- 0x27c5, /* Mobile AHCI Mode: 82801GBM/GHM (ICH7-M/ICH7-M DH) */
0x27c6, /* ICH7M DH Raid Mode: 82801GHM (ICH7-M DH) */
0
};
diff --git a/src/southbridge/intel/i82801gx/sata.h b/src/southbridge/intel/i82801gx/sata.h
new file mode 100644
index 0000000..760d7c9
--- /dev/null
+++ b/src/southbridge/intel/i82801gx/sata.h
@@ -0,0 +1,5 @@
+#define ICH7 0x1
+#define ICH7M 0x2
+#define NM10 0x4
+
+void sata_enable(struct device *dev);
More information about the coreboot-gerrit
mailing list