[coreboot-gerrit] Patch set updated for coreboot: mainboard/intel/kblrvp: Update onboard memory specific configs
Naresh Solanki (naresh.solanki@intel.com)
gerrit at coreboot.org
Sat Oct 29 20:37:37 CEST 2016
Naresh Solanki (naresh.solanki at intel.com) just uploaded a new patch set to gerrit, which you can find at https://review.coreboot.org/17162
-gerrit
commit 5fd744f1dae31b5cf955659594ff7b5feb0743cd
Author: Naresh G Solanki <naresh.solanki at intel.com>
Date: Thu Oct 27 21:18:25 2016 +0530
mainboard/intel/kblrvp: Update onboard memory specific configs
1. Update dq, dqs map & Rcomp strength & Rcomp target.
2. Fix rvp3.spd.hex byte 2 to 0x0F(JEDEC LPDDR3 memory type).
Change-Id: I7efc3499b915d1e414cfe914830232993ef10ba2
Signed-off-by: Naresh G Solanki <naresh.solanki at intel.com>
---
src/mainboard/intel/kblrvp/spd/rvp3.spd.hex | 4 ++--
src/mainboard/intel/kblrvp/spd/spd_util.c | 8 ++++----
2 files changed, 6 insertions(+), 6 deletions(-)
diff --git a/src/mainboard/intel/kblrvp/spd/rvp3.spd.hex b/src/mainboard/intel/kblrvp/spd/rvp3.spd.hex
index e032411..9be3298 100644
--- a/src/mainboard/intel/kblrvp/spd/rvp3.spd.hex
+++ b/src/mainboard/intel/kblrvp/spd/rvp3.spd.hex
@@ -1,4 +1,4 @@
-24 20 F1 0E 14 11 95 00 00 00 00 03 0B 23 00 00
+24 20 0F 0E 14 11 95 00 00 00 00 03 0B 23 00 00
00 00 0A FF 54 00 00 00 78 00 90 A8 90 10 04 E0
01 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
@@ -13,4 +13,4 @@
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
-00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
\ No newline at end of file
+00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
diff --git a/src/mainboard/intel/kblrvp/spd/spd_util.c b/src/mainboard/intel/kblrvp/spd/spd_util.c
index 68bdb48..dc042d4 100644
--- a/src/mainboard/intel/kblrvp/spd/spd_util.c
+++ b/src/mainboard/intel/kblrvp/spd/spd_util.c
@@ -28,8 +28,8 @@ void mainboard_fill_dq_map_data(void *dq_map_ptr)
const u8 dq_map[2][12] = {
{ 0x0F, 0xF0, 0x00, 0xF0, 0x0F, 0xF0,
0x0F, 0x00, 0xFF, 0x00, 0xFF, 0x00 },
- { 0x0F, 0xF0, 0x00, 0xF0, 0x0F, 0xF0,
- 0x0F, 0x00, 0xFF, 0x00, 0xFF, 0x00 } };
+ { 0x33, 0xCC, 0x00, 0xCC, 0x33, 0xCC,
+ 0x33, 0x00, 0xFF, 0x00, 0xFF, 0x00 } };
memcpy(dq_map_ptr, dq_map, sizeof(dq_map));
}
@@ -37,8 +37,8 @@ void mainboard_fill_dqs_map_data(void *dqs_map_ptr)
{
/* DQS CPU<>DRAM map */
const u8 dqs_map[2][8] = {
- { 0, 1, 3, 2, 6, 5, 4, 7 },
- { 2, 3, 0, 1, 6, 7, 4, 5 } };
+ { 0, 1, 3, 2, 4, 5, 6, 7 },
+ { 1, 0, 4, 5, 2, 3, 6, 7 } };
memcpy(dqs_map_ptr, dqs_map, sizeof(dqs_map));
}
More information about the coreboot-gerrit
mailing list